

## **EMERGING NON-VOLATILE MEMORIES FOR COMPUTING**

leti

## **NON-VOLATILE MEMORY (NVM) OPPORTUNITY**

No one will need more than 637Kb of memory for a personal computer

— Bill Gates —

AZQUOTES





2020

Data generated every minute of the day

Source: Domo. com

Leti Devices Workshop | Marie-Claire Cyrille | Dec 2nd, 2018, Nikko Hotel, San Francisco | 2

2015

2010 -

Source: CSC, IDC.

#### leti <sup>Ceatech</sup>

## NON-VOLATILE MEMORY (NVM) OPPORTUNITY

#### Low / no energy consumption

- Server cost due to power
- Battery replacement cost (IoT / VR/AR)

→ Higher integration of NVM within logic

#### • Data-centric computer architecture

- Data movement constrained
- In-memory processing / Distributed processing
- Machine learning / real time video analytics

Higher integration of logic within NVM

#### "Brain targeting"

- Artificial spiking neural network / neuromorphic
- Non-Von Neumann architecture
- → No logic / NVM frontier





## MEMORY ADVANCED DEMONSTRATOR (MAD) FOR TECHNOLOGY EXPLORATION

- MPW Shuttle (today in 200mm; twice a year; next start may 2019)
- → From single cell to matrix and complex designs while continuing integration of new materials
- → In 2019: availability MAD300 300mm to access more efficient CMOS (28nm FDSOI)





### 2017 - 2018 RESULTS OF LETI'S MAIN EXPERTISE FOR NVM

A wide toolbox for customized research & benchmark between different BEOL NVM technologies





## PHASE-CHANGE MATERIALS ENGINEERING AT LETI (1/3)



- Ge-rich is compliant with JEDEC standards and it guarantees data preservation in automotive environment
- Sb-rich alloy for high-endurance, high-speed SCM applications





## PHASE-CHANGE MATERIALS ENGINEERING AT LETI (3/3)

#### **Next Material challenges**









#### **Towards circuit implementation**

- Via collaborations
- MAD shuttle



LETI AND CMP ANNOUNCE WORLD'S FIRST MULTI-PROJECT WAFER SERVICE WITH INTEGRATED SILICON OXRAM



commercialise the next generation of memory technology, today announced an extension of the agreement with its partner Leti, the French research institute recognised as a global leader in the field of micro-electronics, to further develop and optimise Weebit's ReRAM memory technology.



## PCRAM: TOWARDS NEUROMORPHIC APPLICATIONS

#### PCM as artificial synapse





S La Barbera, Advanced Electronic Materials 2018



- Programming strategy based on uniform short pulse sequence (t<sub>pulse</sub><50ns) to enable gradual depression (non-stationary regime)
  - Amorphous region does not cover the entire area of the bottom electrode (i.e. the heater)
    Leti Devices Workshop | Marie-Claire Cyrille| Dec 2nd, 2018, Nikko Hotel, San Francisco | 11



TCAM 8×2048×64 bit 64×256 bit 128×64 bit 128×32 bit 2×64×64 bit 3×128 bit circuit 90 nm CMOS 90 nm CMOS 90 nm CMOS 180 nm CMOS 90 nm CMOS 130 nm CMOS 1.9 ns 1.9 ns 1.2 ns 0.96 ns 90 ns Search 1 ns @ 0.75 V @ 0.45 V @ 0.75 V @ 1.4 V @ 0.48 V @ 0.6 V Latency Search Latency Measured Impact of Search Voltage on Search Latency · Match/mismatch search margin results Search/Read endurance (>10<sup>6</sup>) Programming endurance (> 10<sup>6</sup>)

- MAD 200 Shuttle
- Fabrication of RRAM based TCAM circuits

Bot TCAM

- HfO<sub>2</sub> based OXRAMs
- Trade off between search latency and reliability (HRS programming conditions)



## **RERAM: TOWARDS NEUROMORPHIC APPLICATIONS**

In-Memory and Error-Immune Differential RRAM Implementation of Binarized Deep Neural Networks

M. Bocquet<sup>1\*</sup>, T. Hirztlin<sup>2\*</sup>, J.-O. Klein<sup>2</sup>, E. Nowak<sup>3</sup>, E. Vianello<sup>3</sup>, J.-M. Portal<sup>1</sup> and D. Querlioz<sup>2</sup> <sup>1</sup>Aix Marseille Univ, Université de Toulon, CNRS, IM2NP, Marseille, France <sup>2</sup>C2N, Univ Paris-Sud, CNRS, Orsay, France, email: <u>damien.querlioz@u-psud.fr</u> <sup>3</sup>CEA, LETI, Grenoble, France <sup>\*</sup>These authors contributed equally to the work

- MAD200 Shuttle
- HfO<sub>2</sub>-based RRAM array with differential memory bitcells and sensing scheme for in-memory computing.
- Possible implementation of Binarized Neural networks : collection of Kbit arrays w CMOS digital circuitry
- Large power reduction





IEDM18 Session 20.6













A wide toolbox for customized research and benchmark between different BEOL NVM technologies:

- Competitive experience in material development and exploration for eNVM
- Wafer shuttle platform in 200 & 300mm for material investigation & disruptive circuit development

In the near future we will focus on

- New materials (2D materials for PCM, selectors, Mott insulators based RAMs)
- Silicon demonstration of disruptive computing paradigm (Neuromimetic, Machine learning...)
- 5-year research program funded by EU exploring In memory computing paradigm



#### 1<sup>st</sup> Topology/Technology Optimized for IMC at large scale

# Thank you for your attention



Leti, technology research institute Commissariat à l'énergie atomique et aux énergies alternatives Minatec Campus | 17 avenue des Martyrs | 38054 Grenoble Cedex | France www.leti-cea.com

